找回密碼
 To register

QQ登錄

只需一步,快速開始

掃一掃,訪問微社區(qū)

打印 上一主題 下一主題

Titlebook: Recent Issues in Pattern Analysis and Recognition; Virginio Cantoni,Reiner Creutzburg,G. Wolf Book 1989 Springer-Verlag Berlin Heidelberg

[復(fù)制鏈接]
樓主: hedonist
41#
發(fā)表于 2025-3-28 18:21:34 | 只看該作者
Book 1989ng and measurement of images. It is a selection of refereed papers from two sources: first, a satellite conference within the biannual International Conference on Pattern Recognition held in Rome, November 14-17, 1988, and second, work done at the International Basic Laboratory on Image Processing a
42#
發(fā)表于 2025-3-28 20:12:15 | 只看該作者
43#
發(fā)表于 2025-3-29 02:58:46 | 只看該作者
44#
發(fā)表于 2025-3-29 05:42:25 | 只看該作者
Data structures and parallel memory organization based on dyadic storage schemes,n advantages over other solutions. They can serve as the basis for the development of parallel memories comprising relatively simple address units and switching networks. The simplicity and the regularity of the control circuits in memories based on the dyadic allocations permit to design the memory with programmable alloctions (structures).
45#
發(fā)表于 2025-3-29 09:30:25 | 只看該作者
Image enhancement by path partitioning, output is a partition of the set of pixels into connected regions ("classes"), so that a given set of requirements on the single classes and on adjacent classes is satisfied (i.e. pixels belonging to the same class must have approximately the same grey levels or the same textures and pixels belongi
46#
發(fā)表于 2025-3-29 13:41:43 | 只看該作者
An example of integrated circuit design based on silicon compilation: The SCPC1 (Silicon Compiler P tool: a silicon compiler. The new chip is the result of a restructuring of a typical pyramidal architecture previously realized in a more conventional way (see Section I.) The restructuring aim is the creation of a more flexible and modular system exploiting the most important capabilities of a sil
47#
發(fā)表于 2025-3-29 17:57:35 | 只看該作者
Bit-level systolic arrays for digital contour smoothing,which improve the already known designs, were suggested. New systolic arrays proposed on the bit level have a simple structure. They consist of single type cells (1-bit full adders), which are separated by 1-bit delay elements. They are suitable for the VLSI implementation.
48#
發(fā)表于 2025-3-29 21:11:23 | 只看該作者
Design of bit-level systolic convolvers for image processing,ns with coefficients which are powers of 2. It is then implemented in a two-dimensional bit-level systolic array of full adders. The worst-case space-time requirements of the algorithm involved are superior to the space-time requirements of the systolic convolution algorithms previously known.
49#
發(fā)表于 2025-3-30 00:01:46 | 只看該作者
50#
發(fā)表于 2025-3-30 07:01:29 | 只看該作者
 關(guān)于派博傳思  派博傳思旗下網(wǎng)站  友情鏈接
派博傳思介紹 公司地理位置 論文服務(wù)流程 影響因子官網(wǎng) 吾愛論文網(wǎng) 大講堂 北京大學(xué) Oxford Uni. Harvard Uni.
發(fā)展歷史沿革 期刊點(diǎn)評(píng) 投稿經(jīng)驗(yàn)總結(jié) SCIENCEGARD IMPACTFACTOR 派博系數(shù) 清華大學(xué) Yale Uni. Stanford Uni.
QQ|Archiver|手機(jī)版|小黑屋| 派博傳思國(guó)際 ( 京公網(wǎng)安備110108008328) GMT+8, 2025-10-6 23:52
Copyright © 2001-2015 派博傳思   京公網(wǎng)安備110108008328 版權(quán)所有 All rights reserved
快速回復(fù) 返回頂部 返回列表
治县。| 南安市| 桓台县| 会泽县| 玛沁县| 措美县| 南汇区| 临朐县| 澄江县| 北辰区| 察雅县| 阿坝| 巴彦淖尔市| 若羌县| 乌审旗| 原平市| 调兵山市| 海林市| 潢川县| 岳阳市| 莒南县| 睢宁县| 中超| 巧家县| 翁源县| 安化县| 花莲县| 丰都县| 介休市| 延安市| 布尔津县| 普兰县| 新建县| 五原县| 濉溪县| 玉树县| 焉耆| 买车| 容城县| 水富县| 克拉玛依市|