找回密碼
 To register

QQ登錄

只需一步,快速開始

掃一掃,訪問微社區(qū)

打印 上一主題 下一主題

Titlebook: Correct Hardware Design and Verification Methods; IFIP WG 10.2 Advance George J. Milne,Laurence Pierre Conference proceedings 1993 Springer

[復制鏈接]
查看: 33662|回復: 66
樓主
發(fā)表于 2025-3-21 17:41:08 | 只看該作者 |倒序瀏覽 |閱讀模式
書目名稱Correct Hardware Design and Verification Methods
副標題IFIP WG 10.2 Advance
編輯George J. Milne,Laurence Pierre
視頻videohttp://file.papertrans.cn/239/238737/238737.mp4
叢書名稱Lecture Notes in Computer Science
圖書封面Titlebook: Correct Hardware Design and Verification Methods; IFIP WG 10.2 Advance George J. Milne,Laurence Pierre Conference proceedings 1993 Springer
描述These proceedings contain the papers presented at theAdvanced Research Working Conference on Correct HardwareDesign Methodologies, held in Arles, France, in May 1993,and organized by the ESPRIT Working Group 6018 CHARME-2andthe Universit de Provence, Marseille, in cooperation withIFIPWorking Group 10.2.Formal verification is emerging as a plausiblealternativeto exhaustive simulation for establishing correct digitalhardware designs. The validation of functional andtimingbehavior is a major bottleneck in current VLSI designsystems, slowing the arrival of products in the marketplacewith its associatedincrease in cost. From being apredominantly academic area of study until a few years ago,formal design and verification techniques are nowbeginningto migrate into industrial use. As we are now witnessinganincrease in activity in this area in both academia andindustry, the aim of this working conference was to bringtogether researchers and usersfrom both communities.
出版日期Conference proceedings 1993
關鍵詞Circuit Design; Circuit Verification; Correct Hardware Design; Correct Hardware Verification; DOM; Formal
版次1
doihttps://doi.org/10.1007/BFb0021709
isbn_softcover978-3-540-56778-3
isbn_ebook978-3-540-70655-7Series ISSN 0302-9743 Series E-ISSN 1611-3349
issn_series 0302-9743
copyrightSpringer-Verlag Berlin Heidelberg 1993
The information of publication is updating

書目名稱Correct Hardware Design and Verification Methods影響因子(影響力)




書目名稱Correct Hardware Design and Verification Methods影響因子(影響力)學科排名




書目名稱Correct Hardware Design and Verification Methods網絡公開度




書目名稱Correct Hardware Design and Verification Methods網絡公開度學科排名




書目名稱Correct Hardware Design and Verification Methods被引頻次




書目名稱Correct Hardware Design and Verification Methods被引頻次學科排名




書目名稱Correct Hardware Design and Verification Methods年度引用




書目名稱Correct Hardware Design and Verification Methods年度引用學科排名




書目名稱Correct Hardware Design and Verification Methods讀者反饋




書目名稱Correct Hardware Design and Verification Methods讀者反饋學科排名




單選投票, 共有 0 人參與投票
 

0票 0%

Perfect with Aesthetics

 

0票 0%

Better Implies Difficulty

 

0票 0%

Good and Satisfactory

 

0票 0%

Adverse Performance

 

0票 0%

Disdainful Garbage

您所在的用戶組沒有投票權限
沙發(fā)
發(fā)表于 2025-3-21 22:29:09 | 只看該作者
Logic verification of incomplete functions and design error location,o be incorrect, a conditional stuck-at fault model is proposed to represent the circuit with design errors. The incorrect logic values at the design error sites can be considered as conditional stuck-at faults. A design error locating method, based on fault simulation and released pattern generation, is described.
板凳
發(fā)表于 2025-3-22 03:11:52 | 只看該作者
A theory of generic interpreters, The generic interpreter theory provides a methodology for deriving important definitions and lemmas that were previously obtained in a largely ad hoc fashion. Many of the complex data and temporal abstractions are done in the abstract theory and need not be redone when the theory is used.
地板
發(fā)表于 2025-3-22 05:28:04 | 只看該作者
Towards a provably correct hardware implementation of occam,d subset of occam. Algebraic laws are used to facilitate the transformation from a program into a normal form. The compiling specification is presented as a set of theorems that must be proved correct with respect to these laws. A rapid prototype compiler in the form of a logic program may be implemented from these theorems.
5#
發(fā)表于 2025-3-22 11:43:15 | 只看該作者
6#
發(fā)表于 2025-3-22 16:47:36 | 只看該作者
7#
發(fā)表于 2025-3-22 18:05:56 | 只看該作者
Verification and diagnosis of digital systems by ternary reasoning,ternary simulation. The verification vectors are derived from AND/OR trees. We also show how design error diagnosis can be performed by utilizing the difference vector set. Algorithms for the diagnosis of single inverter errors, and wrong gate type, are presented, together with illustrative examples.
8#
發(fā)表于 2025-3-23 01:09:01 | 只看該作者
A methodology for system-level design for verifiability,scription is obtained and used for validation purposes and for building the corresponding automaton. An efficient BDD-based tool for Process Algebra manipulation supports formal equivalence proofs. Experimental results show that the approach is feasible also for real-size industrial cases.
9#
發(fā)表于 2025-3-23 04:40:41 | 只看該作者
Calculational derivation of a counter with bounded response time,erves as the functional specification..The design is generic in that it describes counters with all possible periods. The response time as well as the power dissipation of all these counters are bounded by values that do not depend on the period.
10#
發(fā)表于 2025-3-23 07:58:47 | 只看該作者
 關于派博傳思  派博傳思旗下網站  友情鏈接
派博傳思介紹 公司地理位置 論文服務流程 影響因子官網 吾愛論文網 大講堂 北京大學 Oxford Uni. Harvard Uni.
發(fā)展歷史沿革 期刊點評 投稿經驗總結 SCIENCEGARD IMPACTFACTOR 派博系數(shù) 清華大學 Yale Uni. Stanford Uni.
QQ|Archiver|手機版|小黑屋| 派博傳思國際 ( 京公網安備110108008328) GMT+8, 2025-10-20 08:18
Copyright © 2001-2015 派博傳思   京公網安備110108008328 版權所有 All rights reserved
快速回復 返回頂部 返回列表
冀州市| 新昌县| 泰州市| 会昌县| 同心县| 九江县| 理塘县| 庆安县| 宣汉县| 家居| 日照市| 沙雅县| 民权县| 南宁市| 芒康县| 绥江县| 公主岭市| 乾安县| 临沧市| 德阳市| 柳河县| 望城县| 阿拉善右旗| 金寨县| 土默特左旗| 平果县| 雷波县| 汪清县| 洛阳市| 河东区| 崇阳县| 松潘县| 晋中市| 石台县| 建德市| 富锦市| 双辽市| 通山县| 靖安县| 桂东县| 利川市|