找回密碼
 To register

QQ登錄

只需一步,快速開始

掃一掃,訪問微社區(qū)

打印 上一主題 下一主題

Titlebook: Analog Design Issues in Digital VLSI Circuits and Systems; A Special Issue of A Juan J. Becerra,Eby G. Friedman Book 1997 Springer Science+

[復制鏈接]
樓主: 軍械
21#
發(fā)表于 2025-3-25 05:39:11 | 只看該作者
ts in this fast moving area. ..Analog Design Issues in Digital VLSI Circuits and Systems. servesas an excellent reference, providing insight into some of the mostchallenging research issues in the field.978-1-4613-7795-5978-1-4615-6101-9
22#
發(fā)表于 2025-3-25 09:23:59 | 只看該作者
23#
發(fā)表于 2025-3-25 12:25:15 | 只看該作者
Mixed Analog Digital Simulation of Integrated Circuits with BRASILvariant RC networks. The circuit simulator takes advantage of structuring the system of nodal equations. With BRASIL a fast and accurate simulation of digital circuits, with special regard to the analog behaviour of highly integrated systems is possible.
24#
發(fā)表于 2025-3-25 19:42:53 | 只看該作者
,Der Kunde in der Service?konomie, substrate by using the low noise property of the WCML. It is shown by the simulations that at low supply voltages, the WCML is faster and generates less switching noise when compared to the static-CMOS logic. At high speeds, the power dissipation of the WCML is less than that of the static-CMOS logic.
25#
發(fā)表于 2025-3-25 20:24:13 | 只看該作者
A Wired-AND Current-Mode Logic Circuit Technique in CMOS for Low-Voltage, High-Speed and Mixed-Signa substrate by using the low noise property of the WCML. It is shown by the simulations that at low supply voltages, the WCML is faster and generates less switching noise when compared to the static-CMOS logic. At high speeds, the power dissipation of the WCML is less than that of the static-CMOS logic.
26#
發(fā)表于 2025-3-26 03:36:18 | 只看該作者
Dienstleistungsmanagement Jahrbuch 2001resistors and possible variety of devices that may be found in a process developed specifically for analog purposes. Digital switching causes significant noise that dominates the spectrum that the circuit designer must worry about. This paper considers a typical CMOS PLL design from the digital chip design viewpoint.
27#
發(fā)表于 2025-3-26 07:20:57 | 只看該作者
https://doi.org/10.1007/978-3-322-82107-2er simulations. Moreover, it has a smaller variance with respect to the PMC estimator. Encouraging results have thus far been obtained. A 3-dimensional quadratic function, a high pass filter, and a CMOS delay circuit examples are included to demonstrate the efficiency of this technique.
28#
發(fā)表于 2025-3-26 11:27:13 | 只看該作者
29#
發(fā)表于 2025-3-26 15:31:47 | 只看該作者
Latin Hypercube Sampling Monte Carlo Estimation of Average Quality Index for Integrated Circuitser simulations. Moreover, it has a smaller variance with respect to the PMC estimator. Encouraging results have thus far been obtained. A 3-dimensional quadratic function, a high pass filter, and a CMOS delay circuit examples are included to demonstrate the efficiency of this technique.
30#
發(fā)表于 2025-3-26 17:46:50 | 只看該作者
Delay and Power Expressions for a CMOS Inverter Driving a Resistive-Capacitive Loadriety of RC loads. Expressions are also provided for modeling the short-circuit power dissipation of a CMOS inverter driving a resistive-capacitive interconnect line which are accurate to within 15% of SPICE for most practical loads.
 關于派博傳思  派博傳思旗下網站  友情鏈接
派博傳思介紹 公司地理位置 論文服務流程 影響因子官網 吾愛論文網 大講堂 北京大學 Oxford Uni. Harvard Uni.
發(fā)展歷史沿革 期刊點評 投稿經驗總結 SCIENCEGARD IMPACTFACTOR 派博系數 清華大學 Yale Uni. Stanford Uni.
QQ|Archiver|手機版|小黑屋| 派博傳思國際 ( 京公網安備110108008328) GMT+8, 2025-10-6 12:39
Copyright © 2001-2015 派博傳思   京公網安備110108008328 版權所有 All rights reserved
快速回復 返回頂部 返回列表
开鲁县| 商都县| 垫江县| 子长县| 拉孜县| 四平市| 土默特左旗| 康平县| 上饶市| 和田县| 宾川县| 仁寿县| 崇左市| 广饶县| 抚顺市| 丹巴县| 明溪县| 崇文区| 察雅县| 丰都县| 顺平县| 麻城市| 阿图什市| 芦山县| 斗六市| 揭阳市| 盘山县| 婺源县| 齐河县| 北海市| 乌鲁木齐县| 汤原县| 凌海市| 平乡县| 青浦区| 扎赉特旗| 淮北市| 桐庐县| 呼伦贝尔市| 分宜县| 即墨市|